

(A Constituent College of Somaiya Vidyavihar University)

# **Department of Electronics Engineering**



| Course Name:                | Hardware Description Language Lab (2UXL401) | Semester:    | IV      |
|-----------------------------|---------------------------------------------|--------------|---------|
| <b>Date of Performance:</b> | 02 / 03 / 2021                              | Batch No:    | B2      |
| Faculty Name:               | Prof Bhargavi Kaslikar                      | Roll No:     | 1912060 |
| Faculty Sign & Date:        |                                             | Grade/Marks: |         |

# **Experiment No: 3**

**Title:** Use of concurrent statements: Priority Encoders

# **Aim and Objective of the Experiment:**

Write a VHDL code for implementing a 8:3 priority encoder with enable input Write a testbench to verify your results.

Also, generate a programming file and download the code on CPLD kit and verify the results.

To study various types of concurrent statements in VHDL code and to understand use of test bench for simulation.

#### **COs to be achieved:**

**CO 1**: Use basic Concurrent and Sequential statements in VHDL and write codes for simple applications

**CO 2**: Test a VHDL code and verify the circuit model.

CO 3: Synthesize and Implement the designed circuits on CPLD/ FPGA.

### Work to be uploaded

VHDL code for priority encoder.

Test bench for priority encoder and simulation waveform of the same.

Scanned copy of post lab questions

HDL Laboratory Semester: IV Academic Year: 2020-21



(A Constituent College of Somaiya Vidyavihar University)





```
Code for Priority Encoder:
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;
use ieee.std_logic_arith.all;
entity priority_encoder_nachiket is
port(
               a: in std logic vector(7 downto 0);
               enable: in std_logic;
               b: out std_logic_vector(2 downto 0)
end entity;
architecture priority_encoder_nachiket_arch of priority_encoder_nachiket is
       signal b_s: std_logic_vector(2 downto 0);
       begin
               b_s<= "111" when a(7)='1' else
                      "110" when a(6)='1' else
                      "101" when a(5)='1' else
                      "100" when a(4)='1' else
                      "011" when a(3)='1' else
                      "010" when a(2)='1' else
                      "001" when a(1)='1' else
                      "000";
               b <= b_s when enable='1' else
               "UUU";
end priority_encoder_nachiket_arch;
```

HDL Laboratory Semester: IV Academic Year: 2020-21



(A Constituent College of Somaiya Vidyavihar University)





```
Testbench for Priority Encoder:
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;
use ieee.std_logic_arith.all;
entity priority_encoder_nachiket_tb is
end entity;
architecture priority_encoder_nachiket_tb_arch of priority_encoder_nachiket_tb is
       component priority_encoder_nachiket is
              port(
                      a: in std_logic_vector(7 downto 0);
                      enable: in std_logic;
                      b: out std_logic_vector(2 downto 0)
               );
       end component;
signal a_in: std_logic_vector(7 downto 0);
signal en: std logic;
signal b out: std logic vector(2 downto 0);
begin
       PE: priority encoder nachiket port map(a in, en, b out);
       process
              begin
                      en <= '1';
                      a_in<="00000000";
                      wait for 10ns;
                      a in<="01010100";
                      wait for 10ns;
                      a_in<="10100100";
                      wait for 10ns;
                      a in<="00000001";
                      wait for 10ns;
                      a in<="00000010";
                      wait for 10ns;
                      a in<="00011011";
                      wait for 10ns;
                      a_in<="00111011";
                      wait for 10ns;
```

HDL Laboratory Semester: IV Academic Year: 2020-21



(A Constituent College of Somaiya Vidyavihar University)





en <= '0';

a\_in<="00011011";
wait for 10ns;

a\_in<="00111011";
wait for 10ns;

end process;
end priority\_encoder\_nachiket\_tb\_arch;



HDL Laboratory Semester: IV Academic Year: 2020-21



(A Constituent College of Somaiya Vidyavihar University)









HDL Laboratory Semester: IV Academic Year: 2020-21



(A Constituent College of Somaiya Vidyavihar University)





| Q2. What is std_logic_arith package in library ieee? Which data conversion functions ar available in the same?                                                                                                                                                                                                                                               |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MACHIKET MAIK 1912060 - 132  Page No.:  Page No.:  Vouv  Date:                                                                                                                                                                                                                                                                                               |
| HOLL Exp 3 Postlab Q2.  Std-logic-arith is the library that defines  some types and basic writhmetic operations for  representing integers in standard ways.                                                                                                                                                                                                 |
| The data conversion functions available are:  function conv-integer (any: integer) neturn integer;  function conv-integer (any: unsigned) neturn integer;  function conv-integer (any: signed) neturn integer;  function conv-integer (any: std-nogic) neturn small-int;                                                                                     |
| function lonv-unsigned (arg: integer; size: integer) return unsigned;  function lonv-unsigned (arg: unsigned; size: integer) return unsigned;  function lonv-unsigned (arg: signed; size: integer) return unsigned;  function lonv-unsigned (arg: std-llegie; size: integer) return unsigned;                                                                |
| function 10nv-std-logic-vector (vig: integer; size: integer) return std-logic-vector;  function 10nv-std-logic-vector (vig: unsigned; size: integer) return std-logic-vector;  function 10nv-std-logic-vector (vig: signed; size: integer) return std-logic-vector;  function 10nv-std-logic-vector (vig: std-logic; size: integer) return std-logic-vector; |

#### **Conclusion:**

In this experiment, we have implemented an 8:3 priority encoder in VHDL with enable input.

The priority encoders output corresponds to the currently active input which has the highest priority. So when an input with a higher priority is present, all other inputs with a lower priority will be ignored.

The enable has been given such that the priority encoder acts as active high; i.e. if enable is low, then it will give an undefined output ("UUU") else it will act as a priority encoder.

**Signature of faculty in-charge with Date:** 

HDL Laboratory Semester: IV Academic Year: 2020-21